## Frequency Synthesizers

#### Topics Relevant to Frequency Synthesizers

- Phase-locked loops (PLL)
- Synthesizer architecture (integer-N, fractional-N topologies)
- Direct synthesis
- Frequency division circuits

#### Performance parameters



- · Accuracy, Frequency, Frequency Spacing: in AMPS the frequency spacing is 30 KHz. Typically 100 Hz accuracy is required.
- Side band spurs at:  $\omega_s = \omega_{LO} \pm \omega_{Ref}$ 
  - spurs can downconvert interferers:  $\omega_{IF} = |\omega_{RF} \omega_{LO}| = |\omega_{interf} \omega_{S}|$
  - spurs should be typically at 60 dBc.
- · lock time:
  - time required to establish new frequency.
  - $-10 \text{ ms to } 10 \,\mu\text{s}$  (fast frequency hopping spread spectrum).
- •Tracking The max value of  $\Delta \omega$  that the PLL can tolerate.
- ·Acquisition Time Time taken for the loop to go from unlocked to locked state.

#### Phase Locked Loops

VCO dynamics:

$$\omega_{\text{out}} = \frac{d\varphi_{\text{out}}}{dt} = \omega_{RF} + K_{VCO} v_{cont}$$

The excess phase  $\phi_{\text{out}}$  is then :

$$\varphi'_{out}(t) = K_{VCO} \int_{-\infty}^{t} v_{cont}(t) dt$$

The oscillator output is then:

$$y(t) = A_{C} \cos \left[\omega_{RF}t + \varphi_{out}^{'}\right] = A_{C} \cos \left[\omega_{RF}t + K_{VCO} \int_{-\infty}^{t} v_{cont}(t) dt\right]$$

The input-output transfer function of the VCO is then:

$$\frac{\varphi_{out}'(s)}{v_{cont}(s)} = \frac{K_{VCO}}{s}$$

- · To change the output phase of the VCO we must first change the frequency.
- · The output phase of the VCO depends on the history of v<sub>cont</sub>.



### Phase Detector (Ideal Charateristics)



An ideal phase detector (PD) produces a DC output which is proportional to the phase difference between two periodic signals.

$$\overline{v_{\text{out}}} = K_{PD} \Delta \phi_{in}$$

In practice the characteristic is non linear for large  $\Delta \phi$  and may depend on the amplitude or duty cycle

# Digital Implementation of Phase Detector using XOR (see CMOS based XOR ckt in Razavi)





#### Actual Transfer Characteristics of XOR based PD

"DESIGN, IMPLEMENTATION AND CHARACTERIZATION OF XOR PHASE DETECTOR FOR DPLL IN 45 NM CMOS TECHNOLOGY", Delvadiya Harikrushna, Prof. Mukesh Tiwari, Prof. Jay Karan Singh, Dr. Anubhuti Khare, Advanced Computing: An International Journal (ACIJ), Vol.2, No.6, November 2011

#### Analog Phase Detector



A multiplier (mixer) can be used to implement an analog phase detector:

$$y(t) = \alpha A_1 \cos (\omega_1 t) \times A_1 \cos (\omega_2 t + \Delta \varphi)$$

$$= \alpha \frac{A_1 A_2}{2} \cos \left[ (\omega_1 + \omega_2) t + \Delta \varphi \right] + \alpha \frac{A_1 A_2}{2} \cos \left[ (\omega_1 - \omega_2) t - \Delta \varphi \right]$$
Filtered out

For  $\omega_1 = \omega_2$  the phase/voltage characteristic is:

$$\overline{y(t)} = \alpha \frac{A_1 A_2}{2} \cos \Delta \varphi \approx \alpha \frac{A_1 A_2}{2} \left[ \frac{\pi}{2} - \Delta \varphi \right]$$
 in the vicinity of  $\pi / 2$ .

For  $\Delta \varphi$  departing strongly from  $\pi$  / 2 the phase detector is non-linear.

#### Basic Phase Locked Loop (Type I)



The phase detector provides the error signal which is minimized by feedback loop

The signal is locked when we have both:

$$\cdot \omega_{\text{in}} = \omega_{\text{out}}$$
 (frequency acquisition)

$$\cdot \phi_{\text{out}} - \phi_{\text{in}} = \Delta \phi \text{ (phase acquisition)}$$

#### Locked (Steady State) Condition



- The phase detector produces an output whose DC value is proportional to  $\Delta \phi$ .
- The low pass filter extracts the DC component.
- The VCO oscillates at the same frequency but with a phase difference  $\Delta \phi$ .

#### Linearized PLL



The open loop transfer function is:

$$H_0(s) = \frac{\Delta \phi_{out}}{\Delta \phi_{in}} = K_{PD} G_{LPF}(s) \frac{K_{VCO}}{s}$$

The closed loop transfer function is:

$$H(s) = \frac{\Delta \phi_{out}}{\Delta \phi_{in}} = \frac{K_{PD} G_{LPF}(s) K_{VCO}}{s + K_{PD} G_{LPF}(s) K_{VCO}}$$

10

#### 1st Order Low Pass Filter (2nd Order PLL)



$$G_{LPF} = \frac{V_{out}}{V_{in}} = \frac{1}{1 + \frac{s}{\omega_{LPF}}}$$
 with  $\omega_{LPF} = \frac{1}{RC}$ 

The closed loop transfer function is then:

$$H(s) = \frac{\Delta \phi_{out}(s)}{\Delta \phi_{in}(s)} = \frac{K_{PD}G_{LPF}(s)K_{VCO}}{s + K_{PD}G_{LPF}(s)K_{VCO}} = \frac{K_{PD}K_{VCO}}{\underbrace{\frac{s^2}{\omega_{LPF}} + s + K_{PD}K_{VCO}}}_{\text{second order}}$$

$$= \frac{\omega_n^2}{s^2 + 2\zeta\omega_n s + \omega_n^2} \text{ with } \omega_n = \sqrt{\omega_{LPF} K} \text{ and } \zeta = \frac{1}{2}\sqrt{\frac{\omega_{LPF}}{K}}$$
An optimum flat frequency response if  $\zeta \approx 1/\sqrt{2}$  (slightly underdamped)

where we introduce  $K = K_{PD} K_{VCO}$  the loop gain.



An optimum flat frequency response is obtained for  $\Rightarrow K \approx \omega_{IPF} / 2$ 

#### Response to a Frequency Shift $\Delta\omega$





Frequency jump at  $t_0$ :  $\Delta \phi_{in} = \Delta \omega (t - t_0) u (t - t_0)$ 

Convergence of  $\Delta \phi_{\rm out}$  toward  $\Delta \phi_{\rm e}$ 

#### Evaluation of the Error Phase

To a frequency jump  $\Delta \omega$  corresponds a phase ramp (assuming  $t_0 = 0$ ):

$$\Delta \phi_{\rm in}(t) = \Delta \omega \ t \ u(t) \implies \Delta \phi_{\rm in}(s) = \frac{\Delta \omega}{s^2}$$

The phase error transfer function is

$$H_{e} = \frac{\phi_{e}}{\Delta \phi_{in}} = \frac{\Delta \phi_{in} - \Delta \phi_{out}}{\Delta \phi_{in}} = 1 - H(s) = \frac{s^{2} + 2\zeta \omega_{n} s}{s^{2} + 2\zeta \omega_{n} s + \omega_{n}^{2}}$$

The phase error for the phase ramp is then:

$$\phi_e(s) = H_e \Delta \phi_{in}(s) = \frac{s^2 + 2\zeta \omega_n s}{s^2 + 2\zeta \omega_n s + \omega_n^2} \times \frac{\Delta \omega}{s^2}$$

The final steady state value is then:

$$\Delta \phi_{\rm e} = \phi_{\rm e}(t \to \infty) = \lim_{s \to 0} s \phi_{\rm e}(s) = \frac{2\zeta \Delta \omega}{\omega_{\rm n}} = \frac{\Delta \omega}{K} \to \text{direct relation between phase error and VCO frequency shift.}$$

This is to be expected since for the VCO frequency to change by  $\Delta \omega$  the phase error at PD must be  $\Delta \omega / K$  with K the loop gain.

#### Issues with type I PLL

- · Conflict between gain and BW To reduce the phase error  $\Delta \phi_e = \Delta \omega / K$ , we must increase K the loop gain.
- · But increasing the loop gain K increases the loop bandwidthsince we have  $K = \omega_{LPF} / 2$  (for  $\zeta = 1/\sqrt{2}$ ).
- · Conflict between stability and BW If more stability is required then  $\zeta$  must be high, but high  $\zeta$  also means high  $\omega_{\rm LPF}$  (keeping K constant).
- High  $\omega_{LPF}$  causes higher frequencies to be present in  $v_{cont}$  which in turn introduces spurious changes in o/p frequency.
- The acquisition time is on the order of  $4\Delta f^2/\omega_{LPF}^3$ . For narrow loop bandwidth B the acquisition time is too long (hours). A frequency detector is required to assist the frequency acquisition before the phase acquisition can take over.
- · Finite static phase error also can be undesirable for some applications.

14

## Type- II PLL

We can set the bandwidth and gain separately This will be achieved by having an infinite gain at DC using an integrator.



#### Phase Frequency Detector with Charge Pump



 $Gain = V_{cont} / \Delta \phi_{in} \rightarrow can be infinite$ 

$$I_p = I_1 = I_2$$

#### Charge Pump PLL (Type 2 PLL)



Figure 9.30 Charge-pump PLL.

$$\frac{\Delta \phi_{out}(s)}{V_{cont}(s)} = \frac{K_{VCO}}{s}$$

$$\frac{V_{cont}(s)}{\Delta \phi_{in}(s)} = \frac{I_p}{2\pi} \left( R_1 + \frac{1}{C_1 s} \right) \left[ \because \Delta \phi_{in} = \Delta \phi_0 \right]$$

Open loop H(s),

$$\frac{\Delta \phi_{out}}{\Delta \phi_{in}} = \frac{K_{VCO} I_p}{2\pi s} \left( R_1 + \frac{1}{C_1 s} \right)$$



Figure 9.31 (a) Phase step response of PFD/CP/LPF, (b) decomposition of output waveform into two.

$$V_{cont}(t) = \frac{\Delta \phi_0}{2\pi} \frac{I_p}{C_1} t \ u(t) + \frac{\Delta \phi_0}{2\pi} I_p R_1 u(t)$$

$$\Rightarrow \frac{V_{cont}(t)}{\Delta \phi_0(t)} = \frac{I_p}{2\pi C_1} t \ u(t) + \frac{I_p R_1 u(t)}{2\pi}$$

$$\Rightarrow \frac{V_{cont}(s)}{\Delta \phi_0(s)} = \frac{I_p}{2\pi C_1 s^2} + \frac{I_p R_1}{2\pi s} = \frac{I_p}{2\pi s} \left( R_1 + \frac{1}{C_1 s} \right)$$

#### Charge Pump PLL(Type 2 PLL)

Closed Loop, 
$$H(s) = \frac{\Delta \phi_{out}}{\Delta \phi_{in}} = \frac{\frac{I_p K_{VCO}}{2\pi C_1} (R_1 C_1 s + 1)}{s^2 + \frac{I_p}{2\pi} K_{VCO} R_1 s + \frac{I_p}{2\pi C_1} K_{VCO}} = \frac{2\zeta \omega_n s + \omega_n^2}{s^2 + 2\zeta \omega_n s + \omega_n^2}$$

$$\zeta = \frac{R_1}{2} \sqrt{\frac{I_p C_1 K_{VCO}}{2\pi}}, \quad \omega_n = \sqrt{\frac{I_p K_{VCO}}{2\pi C_1}}, \quad \text{3 dB frequency } \omega_{LPF} = \omega_n \sqrt{1 - 2\zeta^2 + \sqrt{1 + (1 - 2\zeta^2)^2}}$$

If  $R_1 = 0$  then  $\zeta = 0 \implies$  instability. Thus  $R_1$  is necessary for stability

Increase in  $C_1$  decreases  $\omega_{LPF}$  but that also increases  $\zeta$  (stability).

Hence the problem of stability conflicting low  $\omega_{\rm LPF}$  has been solved.



Closed Loop, 
$$H(s) = \frac{\Delta \phi_{out}}{\Delta \phi_{in}}$$

$$= \frac{\frac{I_p K_{VCO}}{2\pi C_1} (R_1 C_1 s + 1)}{s^2 + \frac{I_p}{2\pi} K_{VCO} R_1 s + \frac{I_p}{2\pi C_1} K_{VCO}}$$

$$= \frac{2\zeta \omega_n s + \omega_n^2}{s^2 + 2\zeta \omega_n s + \omega_n^2}$$
Taking,  $C_1 = 1$  pF,  $R_1 = 1$  Kohms,  $I_p = 1$ mA,  $K_{VCO} = 0.2$  GHz/V
$$\zeta = 2.8209 \times 10^{-6}, \quad \omega_n = 5.6419 \times 10^3,$$
3 dB frequency  $\omega_{LPE} = 8.7662 \times 10^3$ 

$$H_{e} = \frac{\phi_{e}}{\Delta \phi_{in}} = \frac{\Delta \phi_{in} - \Delta \phi_{out}}{\Delta \phi_{in}} = 1 - H(s) = \frac{s^{2}}{s^{2} + 2\zeta \omega_{n} s + \omega_{n}^{2}}$$

The phase error for the phase ramp is then:

$$\phi_e(s) = H_e \Delta \phi_{in}(s) = \frac{s^2}{s^2 + 2\zeta \omega_n s + \omega_n^2} \times \frac{\Delta \omega}{s^2}$$

The final steady state value is then:

$$\Delta \phi_{\rm e} = \phi_{\rm e} (t \to \infty) = \lim_{s \to 0} s \phi_{\rm e} (s) = 0$$

·Hence it is possible to obtain zero phase error. Loop bandwidth can be adjusted independent of steady state phase error.

•VCO frequency range has no relation to error phase. Hence it is only limited by VCO circuit.

Jayanta Mukherjee

### Phase Noise(Effect of VCO Phase Noise)

Open loop, 
$$\frac{\Delta \phi_{out}}{\Delta \phi_{in}} = \frac{I_p}{2\pi} \left( R_1 + \frac{1}{C_1 s} \right) \frac{K_{VCO}}{s}$$

$$\Rightarrow \Delta \phi_{out} = \frac{I_p}{2\pi} \left( R_1 + \frac{1}{C_1 s} \right) \frac{K_{VCO}}{s} \Delta \phi_{in}$$

With VCO phase variation added.

$$\Delta \phi_{out} = \frac{I_p}{2\pi} \left( R_1 + \frac{1}{C_1 s} \right) \frac{K_{VCO}}{s} \Delta \phi_{in} + \Delta \phi_{VCO}$$

Let 
$$\phi_{out}(initial) = \phi_{in}(A) = 0$$

Hence,

$$\phi_{\text{out}}(\text{final}) - \phi_{\text{out}}(\text{initial}) = \frac{I_p}{2\pi} \left( R_1 + \frac{1}{C_{\text{es}}} \right) \frac{K_{VCO}}{S} \left( \phi_{\text{in}}(A) - \phi_{\text{in}}(B) \right) + \Delta \phi_{VCO}$$

Given, 
$$\phi_{\text{out}}(\text{final}) = \phi_{\text{in}}(B) = \Delta \phi_{\text{out}}$$

$$\Rightarrow \Delta \phi_{\text{out}} = -\left(\frac{I_p}{2\pi} \left(R_1 + \frac{1}{C_1 s}\right) \frac{K_{VCO}}{s}\right) \Delta \phi_{\text{out}} + \Delta \phi_{VCO}$$

$$\Rightarrow \frac{\Delta\phi_{\rm out}}{\Delta\phi_{\rm VCO}} = \frac{1}{1 + \frac{I_p}{2\pi} \left(R_1 + \frac{1}{C_1 s}\right) \frac{K_{\rm VCO}}{s}} = \underbrace{\frac{s^2}{s^2 + 2\zeta\omega_{\rm n} s + \omega_{\rm n}^2}}_{\rm HP\ Filtering}, \quad \zeta = \frac{R_1}{2} \sqrt{\frac{I_p C_1 K_{\rm VCO}}{2\pi}}, \quad \omega_{\rm n} = \sqrt{\frac{I_p\ K_{\rm VCO}}{2\pi\ C_1}}$$



Figure 9.55 (a) Phase-domain model for studying the effect of VCO phase noise, (b) resulting high-pass response.

# Phase Noise(Effect of VCO Phase Noise)



Figure 9.60 Effect of PLL on VCO phase noise due to (a) flicker noise, (b) white noise.

### Phase Noise(Effect of Reference Phase Noise)

Follows directly from closed loop Transfer Function,

Closed Loop, 
$$H(s) = \frac{\Delta \phi_{out}}{\Delta \phi_{in}} = \frac{2\zeta \omega_n s + \omega_n^2}{s^2 + 2\zeta \omega_n s + \omega_n^2}$$

$$\zeta = \frac{R_1}{2} \sqrt{\frac{I_p C_1 K_{VCO}}{2\pi}}, \ \omega_n = \sqrt{\frac{I_p K_{VCO}}{2\pi C_1}}$$





Figure 9.63 Effect of reference phase noise in a PLL.



Figure 9.64 Example of reference and shaped VCO phase noise in a PLL.

#### Higher Order PLLs

- UP and DOWN signals may have a small skew between them.
- To mitigate this additional circuitry may be needed.

#### PLL Architecture



#### Integer-N Synthesizer:

$$\cdot f_{out} = N \times f_{REF}$$

- •Phase noise of  $f_{REF}$  is amplified by N within the loop bandwidth.
- ·Spurs at  $f_{out} \pm f_{REF}$  appears due to imbalance/mismatch in the PD.

#### Fractional-N Synthesizer

·A pulses divided by N and B pulses divided by N+1 leads to an average

division of 
$$\frac{A}{A+B}N + \frac{B}{A+B}(N+1) = N + \alpha$$
 with  $\alpha = \frac{B}{A+B}$ .

· If the VCO is set to be  $(N + \alpha)f_{ref}$ , with fractional spurs at  $\underbrace{f_{out}}_{N \times f_{ref}} \pm n \alpha f_{ref}$  appear.